diff options
author | Andi Kleen <andi@firstfloor.org> | 2009-02-12 13:49:35 +0100 |
---|---|---|
committer | H. Peter Anvin <hpa@zytor.com> | 2009-02-24 13:41:00 -0800 |
commit | 03195c6b40f2b4db92545921daa7c3a19b4e4c32 (patch) | |
tree | 895b6a502a4cfe05e4c667f7eb093b74eecef31c /README | |
parent | ee031c31d6381d004bfd386c2e45821211507499 (diff) |
x86, mce, cmci: define MSR names and fields for new CMCI registers
Impact: New register definitions only
CMCI means support for raising an interrupt on a corrected machine
check event instead of having to poll for it. It's a new feature in
Intel Nehalem CPUs available on some machine check banks.
For details see the IA32 SDM Vol3a 14.5
Define the registers for it as a preparation for further patches.
Signed-off-by: Andi Kleen <ak@linux.intel.com>
Signed-off-by: H. Peter Anvin <hpa@zytor.com>
Diffstat (limited to 'README')
0 files changed, 0 insertions, 0 deletions